

### **Features**

- 2.5 A maximum peak output current
- Drive IGBTs up to  $I_C$  = 150 A,  $V_{CE}$  = 1200 V
- Optically isolated, FAULT status feedback
- I<sub>DD</sub>(MAX) < 5mA maximum pulse width distortion (PWD)
- CMOS/TTL compatible
- 500 ns maximum propagation delay over temperature range
- "Soft" IGBT turn-off
- Integrated fail-safe IGBT protection
- -Desat (V<sub>CE</sub>) detection
- —Under Voltage Lock-Out protection (UVLO)
- Wide operating V<sub>CC</sub> range: 15 to 30 Volts
- -40°C to +110°C operating temperature range
- 15 kV/µs min. Common Mode Rejection (C<sub>MR</sub>) at  $V_{CM} = 1500V$

### Applications

- Isolated IGBT/Power MOSFET gate drive
- AC and brushless DC motor drive
- Industrial inverter
- Induction heating
- Switch Mode Power Supply (SMPS)
- Uninterruptible power supply (UPS)

# Caution

It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD.



# ORDERING INFORMATION

| Outline   | Part Number    | Package | Marking      | Packing | Packing<br>Size | Quantity           |  |  |  |  |
|-----------|----------------|---------|--------------|---------|-----------------|--------------------|--|--|--|--|
| A         | ICPL-316J-500E | SOP16   | ICPL<br>316J | Reel    | 13 "            | 850                |  |  |  |  |
| -ille     |                |         | /YYWW B      |         |                 |                    |  |  |  |  |
| ICPL-316J |                |         |              | © ISOMI | CRON. 2023. A   | Il rights reserved |  |  |  |  |

ICPI -316J

### Description

The ICPL-316J is a highly integrated power control device that incorporates all the necessary components for a complete, isolated IGBT gate drive circuit with fault protection and feedback into one SOP-16 package.

TTL input logic levels allow direct interface with a microcontroller, and an optically isolated power output stage drives IGBTs with power ratings of up to 150 A and 1200 V.An output IC provides local protection for the IGBT to prevent damage during overcurrents, and a second optical link provides a fully isolated fault status feedback signal for the microcontroller. A built in "watchdog" circuit monitors the power stage supply voltage to prevent IGBT caused by insufficient gate drive voltages. This integrated IGBT gate driver is designed to increase the performance and reliability of a motor drive.





# CONTENTS

| Pin Configuration And Functions                  | 3  |
|--------------------------------------------------|----|
| Typical Fault Protected Igbt Gate Drive Circuit. | 4  |
| Description of Operation.                        | 4  |
| Output Control                                   | 5  |
| Absolute Maximum Ratings                         | 6  |
| Recommended Operating Conditions                 | 7  |
| Electro-Optical Characteristics                  | 8  |
| Switching Specifications (AC).                   | 9  |
| Typical Performance Curves                       | 11 |
| Test Circuits                                    | 16 |
| Introduction To Fault Detection And Protection   | 22 |
| Package Dimensions                               | 33 |
| Recommended Solder Mask                          | 34 |
| Carrier Tape Specifications                      | 35 |
| Ordering And Marking Information                 | 36 |
| Reflow Information                               | 37 |
| Temperature Profile Of Soldering.                | 38 |
| Disclaimer                                       | 39 |

### **PIN CONFIGURATION AND FUNCTIONS**

SOMICRON
安芯微半导体

|     |                                                                                                                                                                                  |                                                                                                                                                                                                                                                                            | v <sub>IN+</sub> v <sub>E</sub>    | 16                                                                   |  |  |  |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------------------------------------------------------------------|--|--|--|
|     |                                                                                                                                                                                  | 2                                                                                                                                                                                                                                                                          | VIN- VLED2+                        | 15                                                                   |  |  |  |
|     |                                                                                                                                                                                  | 3                                                                                                                                                                                                                                                                          | V <sub>CC1</sub> DESAT             | 14                                                                   |  |  |  |
|     |                                                                                                                                                                                  | 4                                                                                                                                                                                                                                                                          | GND1 V <sub>CC2</sub>              | 13                                                                   |  |  |  |
|     |                                                                                                                                                                                  | 5                                                                                                                                                                                                                                                                          | RESET V <sub>C</sub>               | 12                                                                   |  |  |  |
|     |                                                                                                                                                                                  | 6                                                                                                                                                                                                                                                                          | FAULT VOUT                         | 11                                                                   |  |  |  |
|     |                                                                                                                                                                                  | 7                                                                                                                                                                                                                                                                          | V <sub>LED1+</sub> V <sub>EE</sub> | 10                                                                   |  |  |  |
|     |                                                                                                                                                                                  | 8                                                                                                                                                                                                                                                                          | V <sub>LED1-</sub> V <sub>EE</sub> | 9                                                                    |  |  |  |
| Pin | Symbol                                                                                                                                                                           |                                                                                                                                                                                                                                                                            | Desc                               | cription                                                             |  |  |  |
| 1   | V <sub>IN+</sub>                                                                                                                                                                 | Noninver                                                                                                                                                                                                                                                                   | ting gate drive volta              | ge output (VOUT) control input                                       |  |  |  |
| 2   | V <sub>IN-</sub>                                                                                                                                                                 | Invertin                                                                                                                                                                                                                                                                   | ig gate drive voltage              | e output (VOUT) control input                                        |  |  |  |
| 3   | V <sub>CC1</sub>                                                                                                                                                                 | Po                                                                                                                                                                                                                                                                         | ositive input supply               | voltage. (4.5 V to 5.5 V)                                            |  |  |  |
| 4   | GND1                                                                                                                                                                             |                                                                                                                                                                                                                                                                            | Input                              | Ground                                                               |  |  |  |
| 5   | RESET                                                                                                                                                                            | RESET FAULT reset input. A logic low input for at least 0.1 µs, asynchronously resets FAULT output high and enables VIN. Synchronous control of RESET relative to VIN is required. RESET is not affected by UVLO. Asserting RESET while VOUT is high does not affect VOUT. |                                    |                                                                      |  |  |  |
| 6   | Fault output. FAULT changes from a high impedance state to a logic low output within 5<br>$\mu$ s of the voltage on the DESAT pin exceeding an internal reference voltage of 7V. |                                                                                                                                                                                                                                                                            |                                    |                                                                      |  |  |  |
| 7   | $V_{LED1+}$                                                                                                                                                                      | LED 1 anode. This pin must be left unconnected for guaranteed data sheet performance.<br>(For optical coupling testing only.)                                                                                                                                              |                                    |                                                                      |  |  |  |
| 8   | $V_{LED1-}$                                                                                                                                                                      | LED 1                                                                                                                                                                                                                                                                      | cathode. This pin m                | nust be connected to ground.                                         |  |  |  |
| 9   | V <sub>EE</sub>                                                                                                                                                                  |                                                                                                                                                                                                                                                                            | Output su                          | pply voltage                                                         |  |  |  |
| 10  | $V_{\text{EE}}$                                                                                                                                                                  |                                                                                                                                                                                                                                                                            | Output su                          | pply voltage                                                         |  |  |  |
| 11  | V <sub>OUT</sub>                                                                                                                                                                 |                                                                                                                                                                                                                                                                            | Gate drive                         | voltage output                                                       |  |  |  |
| 12  | Vc                                                                                                                                                                               |                                                                                                                                                                                                                                                                            | Positive outpu                     | it supply voltage                                                    |  |  |  |
| 13  | V <sub>CC2</sub>                                                                                                                                                                 |                                                                                                                                                                                                                                                                            | Positive output                    | it supply voltage                                                    |  |  |  |
| 14  | DESAT                                                                                                                                                                            | Desaturation voltage input. When the voltage on DESAT exceeds an internal reference                                                                                                                                                                                        |                                    |                                                                      |  |  |  |
| 15  | $V_{LED2+}$                                                                                                                                                                      |                                                                                                                                                                                                                                                                            | nust be left unconne               | ected for guaranteed data sheet performance.<br>pling testing only.) |  |  |  |
| 16  | V <sub>E</sub>                                                                                                                                                                   | Co                                                                                                                                                                                                                                                                         | ommon (IGBT emitte                 | er) output supply voltage                                            |  |  |  |

© ISOMICRON. 2023. All rights reserved



### **Typical Fault Protected IGBT Gate Drive Circuit**

The ICPL-316J is an easy-to use, intelligent gate driver which makes IGBT VCE fault protection compact, affordable, and easy-to- implement. Features such as user configurable inputs, integrated VCE detection, under voltage lockout (UVLO), soft IGBT turn-off and isolated fault feedback provide maximum design flexibility and circuit protection 1 VIN+ VE 16 2 VIN-15 VLED2+ 14 V<sub>CC1</sub> DESAT 3 μC GND1 13 V<sub>CC2</sub> RESET 12 Vc FAULT 6 VOUT 11 7 VLED1+ VEE 10 8 VLED1-VEE 9 RPULL-DO **Description of Operation** DESAT (FAULT) tDESAT (10%) - TOFSAT (LOW) 6.7V VDESAT 50% tDESAT (90%) VOUT 10% FAULT 50% (2.5 V) TRESET (FAULT) RESET **Description of Operation during Fault Condition** 1. DESAT terminalmonitors the IGBT V<sub>CF</sub> voltage through DESAT 2. When the voltage on the DESAT terminal exceeds 7 volts, the IGBT gate voltage ( $V_{OUT}$ ) is

2. When the voltage on the DESAT terminal exceeds 7 volts, the IGBT gate voltage ( $v_{OUT}$ ) slowly lowered

3. FAULT output goes low, notifying the microcontroller of the fault condition

4. Microcontroller takes appropriate action



### **OUTPUT CONTROL**

The outputs (V<sub>OUT</sub> and FAULT) of the ICPL-316J are controlled by the combination of V<sub>IN</sub>, UVLO and a detected IGBT Desat condition. As indicated in the below table, the ICPL-316J can be configured as inverting or non-inverting using the V<sub>IN</sub>+ or V<sub>IN</sub>- inputs respectively. When an inverting configuration is desired, V<sub>IN</sub>+ must be held high and V<sub>IN</sub>- toggled. When a non-inverting configuration is desired, V<sub>IN</sub>- must be held low and V<sub>IN</sub>+ toggled. Once UVLO is not active (V<sub>CC2</sub> -V<sub>E</sub> > V<sub>UVLO</sub>), V<sub>OUT</sub> is allowed to go high, and the DESAT detection feature of the ICPL-316J will be the primary source of IGBT protection. UVLO is needed to ensure DESAT is functional. Once V<sub>UVLO+</sub> > 11.6 V, DESAT will remain functional until V<sub>UVLO-</sub> <12.4 V. Thus, the DESAT detection and UVLO features of the ICPL-316J work in conjunction to ensure constant IGBT protection.

| Vinp | Vinn | Uvlo(Vdd2-Ve) | vlo(Vdd2-Ve) Desat Condition Detect |      | Vout |
|------|------|---------------|-------------------------------------|------|------|
| Х    | Х    | Active        | Х                                   | Х    | Low  |
| Х    | Х    | Х             | Yes                                 | Low  | Low  |
| Low  | Х    | Х             | Х                                   | Х    | Low  |
| Х    | High | Х             | Х                                   | Х    | Low  |
| High | Low  | Not Active    | No                                  | High | High |



| (T <sub>a</sub> =25°C unless otherwise specified) |                                                               |                     |                                       |       |      |  |  |  |  |
|---------------------------------------------------|---------------------------------------------------------------|---------------------|---------------------------------------|-------|------|--|--|--|--|
| Parameter                                         | Symbol                                                        | Min.                | Max.                                  | Units | Note |  |  |  |  |
| Storage Temperature                               | T <sub>s</sub>                                                | -55                 | 125                                   |       | -    |  |  |  |  |
| Operating Temperature                             | T <sub>a</sub>                                                | -40                 | 110                                   | °C    | -    |  |  |  |  |
| Output IC Junction<br>Temperature                 | TJ                                                            | -40                 | 125                                   | Ū     | 1    |  |  |  |  |
| Peak Output Current                               | llo(peak)                                                     | -                   | 2.5                                   | A     | 2    |  |  |  |  |
| Fault Output Current                              | IFAULT                                                        | -                   | 10                                    | mA    | -    |  |  |  |  |
| Positive Input Supply<br>Voltage                  | V <sub>CC1</sub>                                              | -0.5                | 5.5                                   |       | -    |  |  |  |  |
| Input Pin Voltages                                | V <sub>IN</sub> +, V <sub>IN-</sub> and<br>V <sub>RESET</sub> | -0.5                | 5.5                                   | -     | -    |  |  |  |  |
| Total Output Supply                               | (V <sub>CC2</sub> - V <sub>EE</sub> )                         | -0.5                | 30                                    |       | -    |  |  |  |  |
| Voltage                                           | Ta <b>=90</b> ℃                                               | -0.5                | 30                                    |       | -    |  |  |  |  |
| Negative Output Supply<br>Voltage                 | (Ve - Vee)                                                    | -0.5                | 15                                    | V     | 3    |  |  |  |  |
| Positive Output Supply<br>Voltage                 | (V <sub>CC2</sub> - V <sub>E</sub> )                          | -0.5                | 35-(V <sub>E</sub> -V <sub>EE</sub> ) |       | -    |  |  |  |  |
| Gate Drive Output<br>Voltage                      | $V_{o(peak)}$                                                 | -0.5                | V <sub>CC2</sub>                      |       | -    |  |  |  |  |
| Collector Voltage                                 | Vc                                                            | V <sub>EE</sub> +5V | V <sub>CC2</sub>                      | Ī     | -    |  |  |  |  |
| DESAT Voltage                                     | V <sub>DESAT</sub>                                            | VE                  | V <sub>E</sub> + 10                   |       | -    |  |  |  |  |
| Output IC Power<br>Dissipation                    | Po                                                            | 0                   | 600                                   | mW    | 1    |  |  |  |  |
| Input IC Power<br>Dissipation                     | Pı                                                            | 0                   | 150                                   | 11177 |      |  |  |  |  |

### ABSOLUTE MAXIMUM RATINGS $T_a=25^{\circ}C$ unless otherwise specified)

Note: This product is suitable for peak working voltage≤750V, RMS working voltage ≤ 400V.

Release Date: 2023/07/21

5



### **RECOMMENDED OPERATING CONDITIONS**

| Parameter                         | Symbol                                | Min.                | Мах                                      | Units | Note |
|-----------------------------------|---------------------------------------|---------------------|------------------------------------------|-------|------|
| Operating Temperature             | T <sub>a</sub>                        | -40                 | +110                                     | °C    | -    |
| Input Supply Voltage              | V <sub>CC1</sub>                      | 4.5                 | 5.5                                      |       | 23   |
| Total Output Supply<br>Voltage    | (V <sub>CC2</sub> - V <sub>EE</sub> ) | 15 30               |                                          |       | 6    |
| Negative Output Supply<br>Voltage | (V <sub>E</sub> - V <sub>EE</sub> )   | -0.5                | 15                                       | V     | 3    |
| Positive Output Supply<br>Voltage | (V <sub>CC2</sub> - V <sub>E</sub> )  | -0.5                | 30 - (V <sub>E</sub> - V <sub>EE</sub> ) |       | -    |
| Collector Voltage                 | Vc                                    | V <sub>EE</sub> + 6 | V <sub>CC2</sub>                         |       | -    |
| Peak high-level output<br>current | I <sub>ОРН</sub>                      | -                   | 2.5                                      | А     | -    |
| Peak low-level output<br>current  | I <sub>OPL</sub>                      | -                   | 2.5                                      | А     | -    |
| DEST Voltage                      | V <sub>DESAT</sub>                    | VE                  | V <sub>E</sub> +10                       | V     | -    |
| Output IC Power<br>Dissipation    | Po                                    | -                   | 600                                      | mW    | -    |
| Operating frequency               | f                                     | -                   | 50                                       | KHz   | -    |



### ELECTRO-OPTICAL CHARACTERISTICS (DC)

Unless otherwise noted, all typical values at  $T_a = 25^{\circ}$ C,  $V_{CC1} = 5$ V, and  $V_{CC2} - V_{EE} = 30$ V,  $V_E - V_{EE} = 0$ V; All Minimum/Maximum specifications are at Recommended Operating Conditions.

|                                                    |                                                              |                      | Recommen             | 1                    | 1 Č   |                                                                                             | <b>F</b> 1 44 | NI-4-   |
|----------------------------------------------------|--------------------------------------------------------------|----------------------|----------------------|----------------------|-------|---------------------------------------------------------------------------------------------|---------------|---------|
| Parameter                                          | Symbol                                                       | Min                  | Тур                  | Max                  | Units | Test Conditions                                                                             | Fig           | Note    |
| Logic Low Input Voltages                           | V <sub>IN+L</sub> , V <sub>IN-L</sub><br>V <del>resetl</del> | -                    | -                    | 0.8                  | - v   | -                                                                                           | -             | -       |
| Logic High Input Voltages                          | V <sub>IN+H</sub> , V <sub>IN-H</sub><br>V <sub>RESETH</sub> | 2.0                  | -                    | -                    |       | -                                                                                           | -             | -       |
| Logic Low Input Current                            | I <sub>in+L</sub> , I <sub>in-L</sub><br>I <sub>reseth</sub> | -0.5                 | -0.4                 | -                    |       | V <sub>IN</sub> =0.4V                                                                       | -             | -       |
| FAULT Logic Low Output<br>Current                  | FAULTL                                                       | 5.0                  | 12                   | -                    | mA    | V <sub>FAULT</sub> =0.4V                                                                    | 27            | -       |
| FAULT Logic High Output<br>Current                 | FAULTH                                                       | -40                  |                      | -                    | μA    | V <sub>FAULT</sub> =V <sub>CC1</sub>                                                        | 28            | -       |
| High Level Output Current                          | I <sub>OH</sub>                                              | -0.5                 | -1.5                 | -                    |       | V <sub>OUT</sub> =V <sub>CC2</sub> - 4 V                                                    | 1 6 20        | 4       |
|                                                    |                                                              | -2.0                 | -                    | -                    | - A   | $V_{OUT}=V_{CC2}$ -15 V                                                                     | 1, 0, 23      | 2       |
|                                                    | 1                                                            | 1.0                  | -                    | -                    |       | $V_{OUT}=V_{EE}+1.5 V$                                                                      | 2 7 20        | 4       |
| Low Level Output Current                           | I <sub>OL</sub>                                              | 2.5                  | -                    | -                    |       | $V_{OUT}=V_{EE}+4.0 V$                                                                      |               | 2       |
| Low Level Output Current<br>During Fault Condition | I <sub>OLF</sub>                                             | 90                   | 140                  | 230                  | mA    | V <sub>OUT</sub> - V <sub>EE</sub> =14 V                                                    | 3, 31         | -       |
|                                                    |                                                              | V <sub>c</sub> - 3.5 | V <sub>c</sub> - 2.5 | V <sub>c</sub> - 1.5 |       | I <sub>OUT</sub> = -100mA                                                                   |               | 5, 6, 7 |
| High Level Output Voltage                          | V <sub>OH</sub>                                              | V <sub>c</sub> -2.9  | V <sub>c</sub> - 2.0 | V <sub>c</sub> - 1.2 | N     | Ι <sub>ουτ</sub> = -650μΑ                                                                   |               |         |
|                                                    |                                                              | -                    | -                    | Vc                   | V     | I <sub>OUT</sub> = 0                                                                        | -             | -       |
| Low Level Output Voltage                           | V <sub>OL</sub>                                              | -                    | 0.17                 | 0.5                  |       | I <sub>OUT</sub> = 100 mA                                                                   | 5, 7, 33      | 21      |
| High Level Input Supply<br>Current                 | I <sub>CC1H</sub>                                            | -                    | 12                   | 16                   |       | V <sub>IN+</sub> = V <sub>CC1</sub> =5.5 V<br>V <sub>IN-</sub> = 0V                         | 9 24 25       | -       |
| Low Level Input Supply<br>Current                  | I <sub>CCIL</sub>                                            | -                    | 2.2                  | 3                    |       | $V_{IN+} = V_{IN-} = 0V,$<br>$V_{CC1} = 5.5V$                                               | 0, 04, 00     | -       |
| Output Supply Current                              | I <sub>CC2</sub>                                             | -                    | 2.5                  | 5                    |       | V <sub>out</sub> = open                                                                     |               | 7       |
| Low Level Collector Current                        | I <sub>CL</sub>                                              | -                    | 0.3                  | 1.0                  |       | $I_{OUT} = 0$                                                                               | 13, 56        | 22      |
| Llink Lovel Collector Current                      |                                                              | -                    | 0.3                  | 1.3                  |       | $I_{OUT} = 0$                                                                               | 13, 55        | 22      |
| High Level Collector Current                       | I <sub>сн</sub>                                              | -                    | 1.8                  | 3.0                  | – mA  | Ι <sub>ουτ</sub> = -650 μΑ                                                                  | 13, 54        |         |
| VE Low Level Supply Current                        | I <sub>EL</sub>                                              | -0.7                 | -0.4                 | 0                    |       | -                                                                                           | 12, 58        | -       |
| VE High Level Supply Current                       | I <sub>EH</sub>                                              | -0.5                 | -0.14                | 0                    |       | -                                                                                           | 12, 37        | 20      |
| Blanking Capacitor Charging<br>Current             | I <sub>CHG</sub>                                             | -0.13                | -0.24                | -0.33                |       | V <sub>DESAT</sub> =0 - 6V,<br>V <sub>DESAT</sub> =0 - 6V,<br>T <sub>a</sub> = 25°C - 100°C | 11, 38        | 7       |
| Blanking Capacitor Discharge<br>Current            | I <sub>DSCHG</sub>                                           | 10                   | 30                   | -                    |       | V <sub>DESAT</sub> = 7 V                                                                    | 39            | -       |
|                                                    | V <sub>UVLO+</sub>                                           | 11.6                 | 12.3                 | 13.5                 |       | IF=10mA,V <sub>OUT</sub> >5 V                                                               |               | 5, 7, 8 |
| UVLO Threshold                                     | V <sub>UVLO-</sub>                                           | 9.2                  | 11.1                 | 12.4                 | 1     | I <sub>F</sub> =10mA,V <sub>out</sub> <5 V                                                  | 40            | 5, 7, 9 |
| UVLO Hysteresis                                    | V <sub>UVLO+</sub> - V <sub>UVLO-</sub>                      | -                    | 1.2                  | -                    | - V   |                                                                                             |               | -       |
| DESAT Threshold                                    | V <sub>DESAT</sub>                                           | 6.0                  | 6.7                  | 7.5                  | 1     | $V_{CC2}$ - $V_E$ > $V_{UVLO}$ -                                                            | 14, 41        | 7       |
| Threshold input current Low to<br>high             | I <sub>F(ON)</sub>                                           | -                    | 2.0                  | 5.0                  | mA    | I <sub>oUT</sub> =0mA, V <sub>oUT</sub> >5.0V                                               | -             | -       |
| Threshold input voltage High to<br>low             | $V_{F(OFF)}$                                                 | 0.8                  | -                    | -                    | V     | I <sub>oUT</sub> =0mA, V <sub>oUT</sub> <5.0V                                               | -             | -       |



### Switching Specifications (AC)

Unless otherwise noted, all typical values at T<sub>a</sub>= 40°C to 110°C, V<sub>CC1</sub> = 5V, and V<sub>CC2</sub> - V<sub>EE</sub> = 30V, V<sub>E</sub> - V<sub>EE</sub> = 0V; All Minimum/Maximum specifications are at Recommended Operating Conditions.

| Parameter                                                       | Symbol                    | Min. | Тур. | Max. | Units | Test Conditions                                                           | Fig                           | Note   |
|-----------------------------------------------------------------|---------------------------|------|------|------|-------|---------------------------------------------------------------------------|-------------------------------|--------|
| VIN to High Level<br>Output Propagation<br>Delay Time           | t <sub>PLH</sub>          | 0.10 | 0.30 | 0.50 | 110   |                                                                           | 15, 16,<br>17, 18,<br>19, 20, | 10     |
| VIN to Low Level<br>Output Propagation<br>Delay Time            | t <sub>PHL</sub>          | 0.10 | 032  | 0.50 | μs    | R <sub>g</sub> = 10Ω,<br>C <sub>g</sub> = 10nF,                           | 42, 51,<br>52                 |        |
| Pulse Width Distortion                                          | PWD                       | -80  | 20   | 80   |       | f = 10 kHz,                                                               | -                             | 11, 12 |
| Propagation Delay<br>Difference Between<br>Any Two Parts        | PDD                       | -100 | -    | 100  | ns    | Duty Cycle = 50%                                                          | -                             | 12, 13 |
| 10% to 90% Rise Time                                            | t <sub>r</sub>            | -    | 50   | -    |       |                                                                           | 42                            | -      |
| 90% to 10% Fall Time                                            | t <sub>f</sub>            | -    | 50   | -    |       |                                                                           | 42                            | -      |
| DESAT Sense to 90%<br>VOUT Delay                                | t <sub>DESAT(90%)</sub>   | -    | 0.3  | 0.5  |       | R <sub>g</sub> = 10Ω,<br>C <sub>g</sub> = 10nF                            | 21, 53                        | 14     |
| DESAT Sense to 10%<br>VOUT Delay                                | t <sub>DESAT(10%)</sub>   | -    | 2.0  | 3.0  |       | $V_{CC2}$ - $V_{EE}$ =30V                                                 | 22, 26,<br>43, 53             | -      |
| DESAT Sense to Low<br>Level FAULT Signal<br>Delay               | t <sub>DESAT(FAULT)</sub> | -    | 1.8  | 5    |       | -                                                                         | 23, 44,<br>53                 | 15     |
| DESAT Sense to<br>DESAT Low<br>Propagation Delay                | t <sub>desat(low)</sub>   | 0.1  | 0.25 | 1.0  |       | -                                                                         | 53                            | 16     |
| RESET to High Level<br>FAULT Signal Delay                       | t <sub>RESET(FAULT)</sub> | 3    | 7    | 20   | μs    | -                                                                         | 24, 25,<br>53                 | 17     |
| RESET Signal Pulse<br>Width                                     | PWRESET                   | 0.1  | -    | -    |       | -                                                                         | -                             | -      |
| UVLO to VOUT High<br>Delay                                      | t <sub>uvlo on</sub>      | -    | 5.0  | -    |       | V <sub>CC2</sub> = 1.0ms                                                  | 46                            | 8      |
| UVLO to VOUT Low<br>Delay                                       | t <sub>UVLO OFF</sub>     | -    | 5.0  | -    |       | ramp                                                                      | 40                            | 9      |
| Output High Level<br>Common Mode<br>Transient Immunity          | CM <sub>H</sub>           | 15   | 30   | -    | kV/µs | T <sub>a</sub> =25°C,<br>V <sub>CM</sub> =1500V,<br>V <sub>CC2</sub> =30V | 47, 48,                       | 18     |
| Output Low Level<br>Common Mode<br>Transient Immunity<br>Notes: | CML                       | 15   | 30   | -    | κv/μs | $T_a=25^{\circ}C,$<br>$V_{CM}=1500V,$<br>$V_{CC2}=30V$                    | 49, 50                        | 19     |

#### Notes:

1. In order to achieve the absolute maximum power dissipation specified, pins 4, 9, and 10 require ground plane connections and may require airflow. In most cases the absolute maximum output IC junction temperature is the limiting factor. The actual power dissipation achievable will depend on the application ICPL-316J © ISOMICRON. 2023. All rights reserved



environment (PCB Layout, air flow, part placement, etc.). Output IC power dissipation is derated linearly at 10mW/°C above 90°C. Input IC power dissipation does not requirederating.

2.Maximum pulse width =10 $\mu$ s, maximum duty cycle =0.2%. This value is intended to allow for component tolerances for designs with IO peak minimum =2.0A.

3. This supply is optional. Required only when negative gate drive is implemented.

4. Maximum pulse width  $=50\mu s$ , maximum duty cycle =0.5%.

5.15V is the recommended minimum operating positive supply voltage ( $V_{CC2} - V_E$ ) to ensure adequate margin in excess of the maximum  $V_U$ -  $V_{LO+}$  threshold of 13.5V. For High Level Output Voltage testing,  $V_{OH}$  is measured with a dc load current. When driving capacitive loads,  $V_{OH}$  will approach  $V_{CC}$  as  $I_{OH}$  approaches zerounits.

6.Maximum pulse width = 1.0ms, maximum duty cycle = 20%.

7.Once  $V_{OUT}$  of the ICPL-316J is allowed to go high ( $V_{CC2}-V_E>V_{UVLO}$ ), the DESAT detection feature of the ICPL-316J will be the primary source of IGBT protection. UVLO is needed to ensure DESAT is functional. Once  $V_{UVLO+}>11.6V$ , DESAT will remain functional until  $V_{UVLO-}<12.4V$ . Thus, the DESAT detection and UVLO features of the ICPL-316J work in conjunction to ensure constant IGBT protection.

8. This is the "increasing" (i.e. turn-on or "positive going" direction) of V<sub>CC2</sub>-V<sub>E</sub>.

9. This is the "decreasing" (i.e. turn-off or "negative going" direction) of  $V_{CC2}$ -V<sub>E</sub>.

10. This load condition approximates the gate load of a 1200 V/75A IGBT.

11.Pulse Width Distortion (PWD) is defined as |t<sub>PHL</sub>- t<sub>PLH</sub>| for any given unit.

12.As measured from  $V_{IN+}$ ,  $V_{IN-}$  to  $V_{OUT}$ .

13. The difference between  $t_{PHL}$  and  $t_{PLH}$  between any two ICPL-316J parts under the same test conditions. 14. Supply Voltage Dependent.

15. This is the amount of time from when the DESAT threshold is exceeded, until the FAULT output goes low. 16. This is the amount of time the DESAT threshold must be exceeded before  $V_{OUT}$  begins to go low, and the FAULT output to go low.

17. This is the amount of time from when RESET is asserted low, until FAUL Toutput goes high. The minimum specification of 3  $\mu$ s is the guaran- teed minimum FAULT signal pulse width when the ICPL-316J is configured for Auto-Reset.

18.Common mode transient immunity in the high state is the maximum tolerable  $dV_{CM}/dt$  of the common mode pulse,  $V_{CM}$ , to assure that the output will remain in the high state (i.e.,  $V_0 > 15V$  or FAULT>2V). A 100 pF and a  $3K\Omega$  pull-up resistor is needed in fault detection mode.

19.Common mode transient immunity in the low state is the maximum tolerable  $dV_{CM}/dt$  of the common mode pulse,  $V_{CM}$ , to assure that the output will remain in a low state (i.e.,  $V_O$ <1.0V or FAULT<0.8V). 20.Does not include LED2 current during fault or blanking capacitor discharge current.

21.To clamp the output voltage at  $V_{CC}$  -  $3V_{BE}$ , a pull-down resistor between the output and  $V_{EE}$  is recommended to sink a static current of 650µA while the output is high.

22. The recommended output pull-down resistor between  $V_{OUT}$  and  $V_{EE}$  does not contribute any output current when  $V_{OUT} = V_{EE}$ .

23.In most applications V<sub>CC1</sub> will be powered up first (before V<sub>CC2</sub>) and powered down last (after V<sub>CC2</sub>). This is desirable for maintaining control of the IGBT gate. In applications where V<sub>CC2</sub> is powered up first, it is important to ensure that V<sub>in+</sub> remains low until V<sub>CC1</sub> reaches the proper operating voltage (minimum 4.5V) to avoid any momentary instability at the output during V<sub>CC1</sub> ramp-up or ramp-down.













ICPL-316J

© ISOMICRON. 2023. All rights reserved









© ISOMICRON. 2023. All rights reserved





### **TEST CIRCUITS**



© ISOMICRON. 2023. All rights reserved

# SOMICRON 安芯微半导体







© ISOMICRON. 2023. All rights reserved









© ISOMICRON. 2023. All rights reserved



### Typical Application/Operation Introduction to Fault Detection and Protection

The power stage of a typical three phase inverter is susceptible to several types of failures, most of which are potentially destructive to the power IGBTs. These failure modes can be grouped into four basic categories: phase and/or rail supply short circuits due to user misconnect or bad wiring, control signal failures due to noise or computational errors, overload conditions induced by the load, and component failures in the gate drive circuitry. Under any of these fault conditions, the current through the IGBTs can increase rapidly, causing excessive power dissipation and heating. The IGBTs become damaged when the current load approaches the saturation current of the device, and the collector to emitter voltage rises above the saturation voltage level. The drastically increased power dissipation very quickly overheats the power device and destroys it. To prevent damage to the drive, fault protection must be implemented to reduce or turn-off the over currents during a fault condition.

A circuit providing fast local fault detection and shut-down is an ideal solution, but the number of required components, board space consumed, cost, and complexity have until now limited its use to high performance drives. The features which this circuit must have are high speed, low cost, low resolution, low power dissipation, and small size.

### **Applications Information**

The ICPL-316J satisfies these criteria by combining a high speed, high output current driver, high voltage optical isolation between the input and output, local IGBT desaturation detection and shut down, and an optically isolated fault status feedback signal into a single 16-pin surface mount package.

The fault detection method, which is adopted in the ICPL-316J, is to monitor the saturation (collector) voltage of the IGBT and to trigger a local fault shutdown sequence if the collector voltage exceeds a predetermined threshold. A small gate discharge device slowly reduces the high short circuit IGBT current to prevent damaging voltage spikes. Before the dissipated energy can reach destructive levels, the IGBT is shut off. During the off state of the IGBT, the fault detect circuitry is simply disabled to prevent false 'fault' signals.

The alternative protection scheme of measuring IGBT current to prevent desaturation is effective if the short circuit capability of the power device is known, but this method will fail if the gate drive voltage decreases enough to only partially turn on the IGBT. By directly measuring the collector voltage, the ICPL-316J limits the power dissipation in the IGBT even with insufficient gate drive voltage. Another more subtle advantage of the desaturation detection method is that power dissipation in the IGBT is monitored, while the current sense method relies on a preset current threshold to predict the safe limit of operation. Therefore, an overly-conservative overcurrent threshold is not needed to protect the IGBT.

### **Recommended Application Circuit**

The ICPL-316J has both inverting and non-inverting gate control inputs, an active low reset input, and an open collector fault output suitable for wired 'OR' applications. The recommended application circuit shown in Figure 59 illustrates a typical gate drive implementation using the ICPL-316J.

The four supply bypass capacitors (0.1  $\mu$ F) provide the large transient currents necessary during a switching transition.

Because of the transient nature of the charging currents, a low current (5 mA) power supply suffices. The desat diode and 100 pF capacitor are the necessary external components for the fault detection circuitry. The gate resistor (10  $\Omega$ ) serves to limit gate charge current and indirectly control the IGBT collector voltage rise and fall times. The open collector fault output has a passive 3.3 k $\Omega$  pull-up resistor and a 330 pF filtering capacitor. A 47 k $\Omega$  pulldown resistor on V<sub>OUT</sub> provides a more predictable high level output voltage (V<sub>OH</sub>). In this application, the IGBT gate driver will shut down when a fault is detected and will not resume switching until the microcontroller applies a reset signal.



#### **Behavioral Circuit Schematic**

The function albehavior of the ICPL-316J is represented by the logic diagram in Figure 60 which fully describes the interaction and sequence of internal and external signals in the ICPL-316J.

#### Input IC

In the normal switching mode, no output fault has been detected, and the low state of the fault latch allows the input signals to control the signal LED. The faultoutput is in the open-collector state, and the state of the Reset pin does not affect the control of the IGBT gate. When a fault is detected, the FAULT output and signal inputare both latched. The fault output changes to an active low state, and the signal LED is forced off (output LOW). The latched condition will persist until the Reset pin is pulled low.

#### **Output IC**

Three internal signals control the state of the driver output: the state of the signal LED, as well as the UVLO and Fault signals. If no fault on the IGBT collector is detected, and the supply voltage is above the UVLO threshold, the LED signal will control the driver output state. The driver stage logic includes an interlock to ensure that the pull-up and pull-down devices in the output stage are never on at the same time. If an undervoltage condition is detected, the output will be actively pulled low by the 50x DMOS device, regardless of the LED state. If an IGBT desaturation fault is detected while the signal LED is on, the Fault signal will latch in the high state. The triple dar- lington AND the 50x DMOS device are disabled, and a smaller 1x DMOS pull-down device is activated to slowly discharge the IGBT gate. When the output drops below two volts, the 50x DMOS device again turns on, clamping the IGBT gate firmly to VEE. The Fault signal remains latched in the high state until the signal LED turns off.

#### Figure 60. Behavioral Circuit Schematic



ICPL-316J

© ISOMICRON. 2023. All rights reserved

# SOMICRON 安芯微半导体



#### **Other Recommended Components**

The application circuit in Figure 59 includes an output pull-down resistor, a DESAT pin protection resistor, a FAULT pin capacitor (330 pF), and a FAULT pin pull-up resistor.

#### **Output Pull-Down Resistor**

During the output high transition, the output voltage rapidly rises to within 3 diode drops of V<sub>CC2</sub>. If the output current then drops to zero due to a capacitive load, the output voltage will slowly rise from roughly V<sub>CC2</sub>-3(V<sub>BE</sub>) to V<sub>CC2</sub> within a period of several microseconds. To limit the output voltage to V<sub>CC2</sub>-3(V<sub>BE</sub>), a pull-down resistor between the output and V<sub>EE</sub> is recommended to sink a static current of several 650  $\mu$ A while the output is high. Pull-down resistor values are dependent on the amount of positive supply and can be adjusted according to the formula, Rpull-down = [V<sub>CC2</sub>-3 \* (V<sub>BE</sub>)] / 650  $\mu$ A.

#### **DESAT Pin Protection**

The freewheeling of flyback diodes connected across the IGBTs can have large instantaneous forward voltage transients which greatly exceed the nominal forward voltage of the diode. This may result in a large negative voltage spike on the DESAT pin which will draw substantial current out of the IC if protection is not used. To limit this current to levels that will not damage the IC, a 100 ohm resistor should be inserted in series with the DESAT diode. The added resistance will not alter the DESAT threshold or the DESAT blanking time.

#### Capacitor on FAULT Pin for High CMR

Rapid common mode transients can affect the fault pin voltage while the fault output is in the high state. A 330 pF capacitor (Fig. 62) should be connected between the fault pin and ground to achieve adequate CMOS noise margins at the specified CMR value of 15 kV/µs. The added capacitance does not increase the fault output delay when a desaturation condition is detected.

#### Pull-up Resistor on FAULT Pin

The FAULT pin is an open-collector output and therefore requires a pull-up resistor to provide a high-level signal.

#### Driving with Standard CMOS/TTL for High CMR

Capacitive coupling from the isolated high voltage circuitry to the input referred circuitry is the primary CMR limitation. This coupling must be accounted for to achieve high CMR performance. The input pins  $V_{IN+}$  and  $V_{IN-}$  must have active drive signals to prevent unwanted switching of the output under extreme common mode transient conditions. Input drive circuits that use pull-up or pull-down resistors, such as open collector configurations, should be avoided. Standard CMOS or TTL drive circuits are recommended.

#### User-Configuration of the ICPL-316J Input Side

The  $V_{IN+}$ ,  $V_{IN-}$ , FAULT and RESET input pins make a wide variety of gate control and fault configurations possible, depending on the motor drive requirements. The ICPL-316J has both inverting and noninverting gate control inputs, an open collector fault output suitable for wired 'OR' applications and an active low reset input.

#### Driving Input pf ICPL-316J in Non-Inverting/Inverting Mode

The Gate Drive Voltage Output of the ICPL-316J can be configured as inverting or non-inverting using the  $V_{IN-}$  and  $V_{IN+}$  inputs. As shown in Figure 64, when a non-inverting configuration is desired,  $V_{IN-}$  is held low by connecting it to GND1 and  $V_{IN+}$  is toggled. As shown in Figure 65, when an inverting configuration is desired,  $V_{IN-}$  is held high by connecting it to VCC1 and  $V_{IN-}$  is toggled.

#### Local Shutdown, Local Reset

As shown in Figure 66, the fault output of each ICPL-316J gate driver is polled separately, and the individual reset lines are asserted low independently to reset the motor controller after a fault condition.

#### Global-Shutdown, Global Reset

As shown in Figure 67, when configured for inverting operation, the ICPL-316J can be configured to shutdown automatically in the event of a fault condition by tying the FAULT output to  $V_{IN+}$ . For high reliability drives, the open collector FAULT outputs of each ICPL-316J can be wire 'OR'ed together on a common fault bus, forming a single fault bus for interfacing directly to the micro-controller. When any of the six gate drivers detects a fault, the fault output signal will disable all six ICPL-316J gate drivers simultaneously and thereby provide protection against further catastrophic failures.









#### Fig.66 Local shutdown, local reset configuration.



ICPL-316J

www.isomicron.com

© ISOMICRON. 2023. All rights reserved

#### Auto-Reset

As shown in Figure 68, when the inverting  $V_{IN-}$  input is connected to ground (non-inverting configuration), the ICPL-316J can be configured to reset automatically by connecting RESET to  $V_{IN+}$ . In this case, the gate control signal is applied to the non-inverting input as well as the reset input to reset the fault latch every switching cycle. During normal operation of the IGBT, asserting the reset input low has no effect. Following a fault condition, the gate driver remains in the latched fault state until the gate control signal changes to the 'gate low' state and resets the fault latch. If the gate control signal is a continuous PWM signal, the fault latch will always be reset by the next time the input signal goes high. This configuration protects the IGBT on a cycle-by-cycle basis and automatically resets before the next 'on' cycle. The fault outputs can be wire 'OR'ed together to alert the microcontroller, but this signal would not be used for control purposes in this (Auto-Reset) configuration. When the ICPL-316J is configured for Auto-Reset, the guaranteed minimum FAULT signal pulse width is 3 µs.

#### **Resetting Following a Fault Condition**

To resume normal switching operation following a fault condition (FAULT output low), the RESET pin must first be asserted low in order to release the internal fault latch and reset the FAULT output (high). Prior to asserting the RESET pin low, the input ( $V_{IN}$ ) switching signals must be configured for an output ( $V_{OL}$ ) low state. This can be handled directly by the microcontroller or by hardwiring to synchronize the RESET signal with the appropriate input signal. Figure 69a shows how to connect the RESET to the  $V_{IN+}$  signal for safe automatic reset in the noninverting input configuration. Figure 69b shows how to configure the  $V_{IN+}$ /RESET signals so that a RESET signal from the microcontroller causes the input to be in the "output-off" state. Similarly, Figures 69c and 69d show automatic RESET and microcontroller RESET safe configurations for the inverting input configuration.

#### Fig.67 Global-shutdown, global reset configuration



Fig69a. Safe hardware reset for noninverting input configuration (automatically resets for every VIN+ input)



ICPL-316J

Fig68. Auto-reset configuration



Figure 69b. Safe hardware reset for onfiguration



© ISOMICRON. 2023. All rights reserved

### User-Configuration of the ICPL-316J Output Side RG and Optional Resistor RC:

The value of the gate resistor RG (along with  $V_{CC2}$  and  $V_{EE}$ ) determines the maximum amount of gate-charging/discharging current ( $I_{ON}$ ,PEAK and  $I_{OFF}$ ,PEAK) and thus should be carefully chosen to match the size of the IGBT being driven. Often it is desirable to have the peak gate charge current be somewhat less than the peak discharge current ( $I_{ON}$ ,PEAK <  $I_{OFF}$ ,PEAK). For this condition, an optional resistor (RC) can be used along with RG to independently determine  $I_{ON}$ ,PEAK and  $I_{OFF}$ ,PEAK without using a steering diode. As an example, refer to Figure 70. Assuming that RG is already determined and that the design  $I_{OH}$ ,PEAK =0.5 A, the value of RC can be estimated in the following way:

$$RC + RG = \frac{[V_{CC2} - V_{OH} - (V_{EE})]}{I_{OH,PEAK}}$$
$$= \frac{[4 V - (-5 V)]}{0.5 A}$$
$$= 18 \Omega$$
$$Rc = 8 \Omega$$

Fig.69c Safe hardware reset for inverting input configuration



Fig.70 Use of RC to further limit ION, PEAK



ICPL-316J





#### Fig.71 Current buffer for increased drive current



© ISOMICRON. 2023. All rights reserved

Higher Output Current Using an External Current Buffer

To increase the IGBT gate drive current, a non-inverting current buffer (such as the npn/pnp buffer shown in Figure 71) may be used. Inverting types are not compatible with the desaturation fault protection circuitry and should be avoided. To preserve the slow IGBT turn-off fea- ture during a fault condition, a 10 nF capacitor should be connected from the buffer input to  $V_{EE}$  and a 10  $\Omega$  resistor inserted between the output and the common npn/ pnp base. The MJD44H11/MJD45H11 pair is appropriate for currents up to 8A maximum. The D44VH10/ D45VH10 pair is appropriate for currents up to 15 A maximum.

#### **DESAT Diode and DESAT Threshold**

The DESAT diode's function is to conduct forward current, allowing sensing of the IGBT's saturated collector-to-emitter voltage, V<sub>CESAT</sub>, (when the IGBT is "on") and to block high voltages (when the IGBT is "off"). During the short period of time when the IGBT is switching, there is commonly a very high dV<sub>CE</sub>/dt voltage ramp rate across the IGBT's collector- to-emitter. This results in I<sub>CHARGE</sub> (= C<sub>D-DESAT</sub> x dV<sub>CE</sub>/dt) charging current which will charge the blanking capacitor, C<sub>BLANK</sub>. In order to minimize this charging current and avoid false DESAT triggering, it is best to use fast response diodes. In the recommended application circuit shown in Figure 59, the voltage on pin 14 (DESAT) is V<sub>DESAT</sub> = V<sub>F</sub> + V<sub>CE</sub>, (where VF is the forward ON voltage of D<sub>DESAT</sub> and V<sub>CE</sub> is the IGBT collector-to-emitter voltage). The value of VCE which triggers DESAT to signal a FAULT condition, is nominally 7V – VF. If desired, this DESAT threshold voltage can be decreased by using multiple DESAT diodes in series. If *n* is the number of DESAT diodes then the nominal threshold value becomes V<sub>CE,FAULT(TH</sub>) = 7 V – *n* x V<sub>F</sub>. In the case of using two diodes instead of one, diodes with half of the total required maximum reverse-voltage rating may be chosen.

#### Power/Layout Considerations

Operating Within the Maximum Allowable Power Ratings (Adjusting Value of R<sub>G</sub>):

When choosing the value of  $R_{G}$ , it is important to confirm that the power dissipation of the ICPL-316J is within the maximum allowable power rating.

The steps for doing this are:

1.Calculate the minimum desired RG;

2.Calculate total power dissipation in the part referring to Figure 73. (Average switching energy supplied to ICPL-316J per cycle vs. RG plot)

3.Compare the input and output power dissipation calculated in step #2 to the maximum recommended dissipation for the ICPL-316J.

(If the maximum recommended level has been exceeded, it may be necessary to raise the value of RG to lower the switching power and repeat step #2.)

As an example, the total input and output power dis- sipation can be calculated given the following conditions:

- I<sub>ON</sub>, MAX ~ 2.0 A
- V<sub>CC2</sub> = 18V
- V<sub>EE</sub> = -5V
- f<sub>CARRIER</sub> = 15 kHz

#### Step 1: Calculate R<sub>G</sub> minimum from I<sub>OL</sub> peak specification:

To find the peak charging  $I_{OL}$  assume that the gate is initially charged the steady-state value of  $V_{EE}$ . Therefore apply the following relationship.





shown.)

#### Step2: Calculate total power dissipation in the ICPL-316J:

The ICPL-316J total power dissipation ( $P_T$ ) is equal to the sum of the input-side power ( $P_I$ ) and output-side power ( $P_O$ ):

 $P_T = P_1 + P_0$ ;  $P_1 = I_{CC1} * V_{CC1}$ 

 $P_0 = P_{O(BIAS)} + P_0.SWTICH$ 

=  $I_{CC2} * (V_{CC2} - V_{EE}) + E_{SWITCH} * f_{SWITCH}$ 

 $P_{O(BIAS)}$  = steady-state power dissipation in the ICPL-316J due to biasing the device.

 $P_{O(SWITCH)}$  = transient power dissipation in the ICPL-316J due to charging and discharging power device gate.  $E_{SWITCH}$  = Average Energy dissipated in ICPL-316J due to switching of the power device over one switching cycle (µJ/cycle).

f<sub>SWITCH</sub> = average carrier signal frequency

For R<sub>G</sub> = 10.5, the value read from Figure 73 is  $E_{SWITCH}$ = 6.05 µJ. Assume a worst-case average  $I_{CC1}$  = 16.5 mA (which is given by the average of  $I_{CC1H}$  and  $I_{CC1L}$ ). Simiarly the average  $I_{CC2}$  = 5.5 mA  $P_1$  = 16.5 mA \* 5.5 V = 90.8 mW  $P_0 = P_{O(BIAS)} + P_0$ ,SWITCH = 5.5 mA \* (18 V - (-5 V)) + 6.051 µJ \* 15 kHz

= 126.5 mW + 90.8 mW

= 217.3 mW

# Step 3: Compare the calculated power dissipation with the absolute maximum values for the ICPL-316J:

For the example,  $P_1$  = 90.8 mW < 150 mW (abs. max.) OK  $P_0$  = 217.3 mW < 600 mW (abs. max.) OK

Therefore, the power dissipation absolute maximum rating has not been exceeded for the example. Please refer to the following Thermal Model section for an explanation on how to calculate the maximum junction temperature of the ICPL-316J for a given PC board layout configuration.

#### Fig.72 Typical peak ION and IOFF currents vs. Rg (for Pswitch ICPL -316 Loutput driving an IGBT rated at 600 V/100 A)

ICPL-316J output driving an IGBT rated at 600 V/100 A) A)



Fig.73 Switching energy plot for calculating average

(for ICPL-316J output driving an IGBT rated at 600 V/100



#### Thermal Model

The ICPL-316J is designed to dissipate the majority of the heat through pins 4 for the input IC and pins 9 and 10 for the output IC. (There are two  $V_{EE}$  pins on the output side, pins 9 and 10, for this purpose.) Heat flow through other pins or through the package directly into ambient are considered negligible and not modeled

ICPL-316J

© ISOMICRON. 2023. All rights reserved

#### here.

In order to achieve the power dissipation specified in the absolute maximum specification, it is imperative that pins 4, 9, and 10 have ground planes connected to them. As long as the maximum power specification is not exceeded, the only other limitation to the amount of power one can dissipate is the absolute maximum junction temperature specification of 125°C. The junction temperatures can be calculated with the following equations:

 $T_{ji} = P_i (q_{i4} + q_{4A}) + T_a$ 

 $T_{io} = P_o (q_0 9, 10 + q_{9,10A}) + T_a$ 

Where  $P_i$  = power into input IC and Po = power into output IC. Since q4A and q9,10A are dependent on PCB layout and airflow, their exact number may not be available. Therefore, a more accurate method of calculating the junction temperature is with the following equations:

$$\mathsf{T}_{\mathsf{j}\mathsf{i}} = \mathsf{P}_{\mathsf{i}\mathsf{q}\mathsf{i}\mathsf{4}} + \mathsf{T}_{\mathsf{P}\mathsf{4}}$$

 $T_{jo} = P_{oq_{o9,10}} + T_{P9,10}$ 

These equations, however, require that the pin 4 and pins 9, 10 temperatures be measured with a thermal couple on the pin at the ICPL-316J package edge.

From the earlier power dissipation calculation example:

 $P_i$  = 90.8 mW,  $P_o$  = 314 mW,  $T_A$  = 100°C, and assuming the thermal model shown in Figure 73 below.

 $T_{ji} = (90.8 \text{ mW})(60^{\circ}\text{C/W} + 50^{\circ}\text{C/W}) + 100^{\circ}\text{C} = 110^{\circ}\text{C}$ 

 $T_{io} = (240 \text{ mW})(30^{\circ}\text{C/W} + 50^{\circ}\text{C/W}) + 100^{\circ}\text{C} = 119^{\circ}\text{C}$ 

Both of which are within the absolute maximum specification of 125°C.

If we, however, assume a worst case PCB layout and no air flow where the estimated q4A and q9,10A are 100°C/W. Then the junction temperatures become:

 $T_{ii} = (90.8 \text{ mW})(60^{\circ}\text{C/W} + 100^{\circ}\text{C/W}) + 100^{\circ}\text{C} = 115^{\circ}\text{C}$ 

 $T_{ii} = (240 \text{ mW})(30^{\circ}\text{C/W} + 100^{\circ}\text{C/W}) + 100^{\circ}\text{C} = 131^{\circ}\text{C}$ 

The output IC junction temperature exceeds the abso- lute maximum specification of 125°C. In this case, PCB layout and airflow will need to be designed so that the junction temperature of the output IC does not exceed 125°C.

If the calculated junction temperatures for the thermal model in Figure 74 is higher than 125°C, the pin temperature for pins 9 and 10 should be measured (at the package edge) under worst case operating environment for a more accurate estimate of the junction temperatures.

 $T_{ji}$  = junction temperature of input side IC  $T_{jo}$  = junction temperature of output side IC  $T_{P4}$  = pin 4 temperature at package edge

 $T_{P9,10}$  = pin 9 and 10 temperature at package edge

 $\theta_{I4}$  = input side IC to pin 4 thermal resistance

 $\theta_{I9,10}$  = output side IC to pin 9 and 10 thermal resistance

 $\theta_{4A}$  = pin 4 to ambient thermal resistance

 $\theta_{9,10A}$  = pin 9 and 10 to ambient thermal resistance

\*The  $\theta_{4A}$  and  $\theta_{9,10A}$  values shown here are for PCB layouts shown in Figure 74 with reasonable air flow. This value may increase or decrease by a factor of 2 depending on PCB layout and air flow.

#### Fig.74 ICPL-316J thermal model





#### **Printed Circuit Board Layout Considerations**

Adequate spacing should always be maintained between the high voltage isolated circuitry and any input referenced circuitry. Care must be taken to provide the same minimum spacing between two adjacent high-side isolated regions of the printed circuit board. Insufficient spacing will reduce the effective isolation and increase parasitic coupling that will degrade CMR performance.

The placement and routing of supply bypass capacitors requires special attention. During switching transients, the majority of the gate charge is supplied by the bypass capacitors. Maintaining short bypass capacitor trace lengths will ensure low supply ripple and clean switching waveforms.

Ground Plane connections are necessary for pin 4 (GND1) and pins 9 and 10 ( $V_{EE}$ ) in order to achieve maximum power dissipation as the ICPL-316J is designed to dissipate the majority of heat generated through these pins. Actual power dissipation will depend on the application environment (PCB layout, air flow, part placement, etc.) See the Thermal Model section for details on how to estimate junction temperature. The layout examples below have good supply bypassing and thermal properties, exhibit small PCB footprints, and have easily connected signal and supply lines. The four examples cover single sided and double sided component placement, as well as minimal and improved performance circuits.

#### Fig.75 Recommended layout(s).





#### **Propagation Delay Difference (PDD)**

The ICPL-316J includes a Propagation Delay Difference (PDD) specification intended to help designers minimize "dead time" in their power inverter designs. Dead time is the time period during which both the high and low side power transistors (Q1 and Q2 in Figure 59) are off. Any overlap in Q1 and Q2 conduction will result in large currents flowing through the power devices between the high and low voltage motor rails, a potentially catastrophic condition that must be prevented.

To minimize dead time in a given design, the turn-on of the ICPL-316J driving Q2 should be delayed (relative to the turn- off of the ICPL-316J driving Q1) so that under worst-case conditions, transistor Q1 has just turned off when transistor Q2 turns on, as shown in Figure 76. The amount of delay necessary to achieve this condition is equal to the maximum value of the propagation delay difference specification, PDD<sub>MAX</sub>, which is specified to be 400 ns over the operating temperature range of -40°C to 100°C.

Delaying the ICPL-316J turn-on signals by the maximum propagation delay difference ensures that the minimum dead time is zero, but it does not tell a designer what the maximum dead time will be. The maximum dead time is equivalent to the difference between the maximum and minimum propagation delay difference specifications as shown in Figure 77. The maximum dead time for the ICPL-316J is 800 ns (= 400 ns - (-400 ns)) over an operating temperature range of -40°C to 100°C.

Note that the propagation delays used to calculate PDD and dead time are taken at equal temperatures and test conditions since the optocouplers under consideration are typically mounted in close proximity to each other and are switching identical IGBTs.

#### Fig. 76 Minimum LED Skew for Zero Dead Time

Fig.77 Waveforms for Dead Time Calculation



© ISOMICRON. 2023. All rights reserved







• Dimensions in mm unless otherwise stated



### **RECOMMENDED SOLDER MASK**



### • Dimensions in mm unless otherwise stated







### • Dimensions in mm unless otherwise stated



**ORDERING AND MARKING INFORMATION** 



ICPL-316J





ICPL-316J

© ISOMICRON. 2023. All rights reserved



### TEMPERATURE PROFILE OF SOLDERING



- One time soldering is recommended for all soldering method.
- Do not solder more than three times for IR reflow soldering.

### DISCLAIMER

- ISOMICRON is continually improving the quality, reliability, function and design. ISOMICRON reserves the right to make changes without further notices.
- The characteristic curves shown in this datasheet are representing typical performance which are not guaranteed.
- ISOMICRON makes no warranty, representation or guarantee regarding the suitability of the
  products for any particular purpose or the continuing production of any product. To the maximum
  extent permitted by applicable law, ISOMICRON disclaims (a) any and all liability arising out of the
  application or use of any product, (b) any and all liability, including without limitation special,
  consequential or incidental damages, and (c) any and all implied warranties, including warranties of
  fitness for particular.
- The products shown in this publication are designed for the general use in electronic applications such as office automation, equipment, communications devices, audio/visual equipment, electrical application and instrumentation purpose, non-infringement and merchantability.
- This product is not intended to be used for military, aircraft, medical, life sustaining or lifesaving applications or any other application which can result in human injury or death.
- Please contact ISOMICRON sales agent for special application request.
- Immerge unit's body in solder paste is not recommended.
- Parameters provided in datasheets may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated in each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify ISOMICRON's terms and conditions of purchase, including but not limited to the warranty expressed therein.
- Discoloration might be occurred on the package surface after soldering, reflow or long-time use. It neither impacts the performance nor reliability.